## COMPUTER SCIENCE RESEARCH SEMINAR Neighborhood-aware address translation for irregular GPU applications could bottlenecm on virtual / to / physical address translations BU b s single / 0 instruction multiple / thread \* SIMT + e z ecution can generate many concurrent memory accesses, all of y hich re s uire address translation before accesses can complete 0 Unfortunately, many o f these address translation re s uests often miss in the TNB, generating many concurrent page table y a lms 0 In this y orm, y e investigate ho v to reduce address translation overheads for such applicatio ns 0 Ye observe that many of these concurrent page y alm re s uests, y hile irregular from the perspective of a single I PU y avefront, still fall on neighboring virtual page addresses 0 The address mapping s for these neighboring pages are typically stored in the same 8 6 / byte cache line 0 Since cachenless are the smallest granularity of memory access, the page table valmer implicitly reads address mappings \* i 0 e 0, page table entries or PTEs + of many neighboring pages during the page y alm of a single virtual address \* XA + 0 Ho y ever, in the conventional hard y are, mappings not associated yith the original resuest are simply discarded 0 In this yorm, ye propose mechanisms to coalesce the address translation needs of all pending page table y alms in the same neighborhood that happens to have their address mappings fall on the same cache line 0 This is almost free = the page table y almer \*PTY + already reads a full cache line containing address mappings of all pages in the same neighborhood 0 Ye Ł nd this simple scheme can reduce the number of accesses to the in / memory page table by 5 9 ' on average 0 This speeds up a set of I PU y ormloads by an average of 10 9 **Bio:** Seunghee Shin received his Ph.D. degree from Electrical and Computer Engineering department at North Carolina State University, Raleigh, NC. His primary research interests lie in computer architecture and systems. Specifically, he has high interests in investigating the impact of emerging technologies on memory systems in modern processors. H M.S. degree in Computer Science from Northeastern University, MA, where he studied computer networks. This event is funded by GSOCS, a subsidiary of GSO, using Student Activity Fee funds Refreshments will be provided!